Title :
An accelerated datapath width optimization scheme for area reduction of embedded systems
Author :
Uddin, Mohammad Mesbah ; Cao, Yun ; Yasuura, Hiroto
Author_Institution :
Dept. of Comput. Sci. & Commun. Eng., Kyushu Univ., Kasuga, Japan
Abstract :
Datapath width optimization is very effective for reducing the area of a custom-made embedded system. The trivial way of optimization is to iteratively customize, evaluate, and redesign a system to reach near an optimal value. The resulting effect is a long design time. In this paper, we introduce an effective scheme that accelerates design. A system-level pruning of design exploration space speeds up the optimization process. Through a single-pass simulation for a reference customization and a model for estimating and evaluating the system´s performance, pruning of design space is achieved. Experimental results show that a substantial reduction in design time is possible.
Keywords :
computer architecture; digital simulation; embedded systems; high level synthesis; area reduction; datapath width optimization; design exploration space; embedded system; simulation; system-level pruning; Acceleration; Application specific integrated circuits; Computer applications; Computer science; Design optimization; Embedded computing; Embedded system; High level languages; Permission; Space exploration;
Conference_Titel :
System Synthesis, 2002. 15th International Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
1-58113-576-9