Title :
Design optimization of an output capacitor-less low dropout regulator with compensation capcitance reduction and slew-rate enhancement technique
Author :
Ho, Edward N Y ; Mok, Philip K T
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
Abstract :
Design optimization methodology of an output capacitor-less low-dropout regulator with small internal compensation capacitance for on-chip application with slew-rate enhancement circuit is presented in this paper. The on-chip compensation capacitance is reduced down to 1.5pF. The idea has been modeled and fabricated in a standard 0.35μm CMOS process. From experimental results, with minimum dropout voltage of 0.2V and 30μA quiescent current, the regulator implemented can operate with supply voltage from 2.4V to 3.3V at maximum loading current of 100mA.
Keywords :
CMOS integrated circuits; capacitance; voltage regulators; CMOS; compensation capacitance reduction; current 100 mA; current 30 muA; design optimization; on-chip compensation capacitance; output capacitor-less low dropout regulator; size 0.35 mum; slew-rate enhancement circuit; voltage 0.2 V; voltage 2.4 V to 3.3 V; Capacitance; Capacitors; Loading; Power transistors; Regulators; Stability analysis; Transient analysis;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5937499