DocumentCode :
1984629
Title :
A novel technique to measure data retention voltage of large SRAM arrays
Author :
Yahya, Farah B. ; Mansour, Mohammad ; Chehab, Ali
Author_Institution :
ECE Dept., American Univ. of Beirut, Beirut, Lebanon
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
65
Lastpage :
68
Abstract :
This paper presents a new technique to accurately measure the data retention voltage (DRV) of large SRAM arrays in the presence of process variations. The proposed technique relies on a built-in-self-test (BIST) unit along with a DC-DC converter. The BIST unit implements a modified version of the March C-test that accounts for data retention faults. Whereas, the DC-DC converter is used to scale down the supply voltage of the array as is done when the array is in data retention mode. The proposed technique can accurately measure the DRV to ensure the SRAM operates at its minimum energy point. The circuit was developed in 90nm technology and simulated using HSPICE. Monte-Carlo simulation of 100k samples determined the DRV as 150mV whereas the proposed technique showed that the DRV of the SRAM under test could be lowered to 80mV which would result in significant power savings.
Keywords :
DC-DC power convertors; Monte Carlo methods; SRAM chips; built-in self test; BIST unit; DC-DC converter; HSPICE; March C-test; Monte-Carlo simulation; SRAM arrays; built-in-self-test; data retention voltage; size 90 nm; storage capacity 100 Kbit; voltage 150 mV; voltage 80 mV; Built-in self-test; Delay; Random access memory; Stability analysis; Threshold voltage; Transistors; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937502
Filename :
5937502
Link To Document :
بازگشت