Title :
Accelerating bit error rate testing using a system level design tool
Author :
Singh, V. ; Root, A. ; Hemphill, E. ; Shirazi, N. ; Hwang, J.
Author_Institution :
Xilinx Inc., San Jose, CA, USA
Abstract :
System level design tools for creating DSP designs reduce the amount of time needed to create a DSP design, in part by eliminating the need for verification between system model and hardware implementation. The design is developed within a high-level modeling environment. This description is compiled into a hardware description language, and synthesized by traditional FPGA (field programmable gate array) tools. The use of system level tools can eliminate the need for extensive hardware knowledge. We demonstrate how such tools can be used to build a bit error rate (BER) tester, and how hardware co-simulation of the entire system provided a 10,000x speed-up over a pure software simulation FPGA tools. The use of system level tools can eliminate the need for extensive hardware knowledge. We demonstrate how such tools can be used to build a bit error rate (BER) tester, and how hardware co-simulation of the entire system provided a 10,000x speed-up over a pure software simulation.
Keywords :
field programmable gate arrays; formal verification; hardware description languages; logic simulation; logic testing; performance evaluation; BER tester; DSP design; FPGA; bit error rate testing; field programmable gate array; formal verification; hardware description language; software simulation; system level design tool; Bit error rate; Circuit testing; Digital signal processing; Field programmable gate arrays; Hardware design languages; Life estimation; Mathematical model; Signal processing algorithms; System testing; System-level design;
Conference_Titel :
Field-Programmable Custom Computing Machines, 2003. FCCM 2003. 11th Annual IEEE Symposium on
Print_ISBN :
0-7695-1979-2
DOI :
10.1109/FPGA.2003.1227242