• DocumentCode
    1985477
  • Title

    A distributed BIST control scheme for complex VLSI devices

  • Author

    Zorian, Yervant

  • Author_Institution
    AT&T Bell Labs., Princeton, NJ, USA
  • fYear
    1993
  • fDate
    6-8 April 1993
  • Firstpage
    4
  • Lastpage
    9
  • Abstract
    BIST is a viable approach to test today´s digital systems. Constraints, such as power, noise, area overhead, and others, limit the possibilities of parallel BIST execution in complex VLSI devices. This paper presents a BIST scheduling process that takes into consideration such constraints, and introduces a new BIST control methodology, that implements the BIST schedule with a highly modular architecture. In fact, due to the uniformity of interface, the BIST control elements are independent of the BIST scheme used in the embedded blocks of a device. This BIST control architecture can provide block level diagnostic information.<>
  • Keywords
    VLSI; application specific integrated circuits; built-in self test; integrated circuit testing; area overhead; block level diagnostic information; complex VLSI devices; digital systems; distributed BIST control scheme; embedded blocks; modular architecture; noise; power; scheduling process; Automatic testing; Built-in self-test; Communication system control; Distributed control; Job shop scheduling; Logic testing; Packaging; Power dissipation; System testing; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Test Symposium, 1993. Digest of Papers., Eleventh Annual 1993 IEEE
  • Conference_Location
    Atlantic City, NJ, USA
  • Print_ISBN
    0-8186-3830-3
  • Type

    conf

  • DOI
    10.1109/VTEST.1993.313316
  • Filename
    313316