DocumentCode :
1985804
Title :
A novel FIR filter architecture for efficient signal boundary handling on Xilinx VIRTEX FPGAs
Author :
Benkrid, A. ; Benkrid, K. ; Crookes, D.
Author_Institution :
Sch. of Comput. Sci., Queen´´s Univ., Belfast, UK
fYear :
2003
fDate :
9-11 April 2003
Firstpage :
273
Lastpage :
275
Abstract :
FIR (Finite Impulse Response) filters are often used in digital signal processing. This paper presents architecture for FIR filters on Xilinx Virtex FPGAs (field programmable gate arrays). The architecture is particularly useful for handling the problem of signal boundaries filtering, which occurs in finite length signal processing (e.g. image processing). Based on a bit parallel arithmetic, our architecture is fully scalable and parameterized. It cleverly exploits the Shift Register Logic (SRL16) component of the Virtex family. The implementation leads to considerable area savings compared to the conventional implementation (based on a hard router) with no speed penalty. A case study based on the implementation of the standard low filter of the Daubechies-8 wavelet on Xilinx Virtex-E FPGAs is presented.
Keywords :
FIR filters; field programmable gate arrays; shift registers; Daubechies-8 wavelet; FIR filter; SRL16; Xilinx VIRTEX FPGA; bit parallel arithmetic; digital signal processing; field programmable gate array; finite impulse response filters; finite length signal processing; shift register logic; signal boundary handling; Arithmetic; Array signal processing; Digital filters; Digital signal processing; Field programmable gate arrays; Filtering; Finite impulse response filter; Image processing; Programmable logic arrays; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2003. FCCM 2003. 11th Annual IEEE Symposium on
Print_ISBN :
0-7695-1979-2
Type :
conf
DOI :
10.1109/FPGA.2003.1227267
Filename :
1227267
Link To Document :
بازگشت