DocumentCode :
1986150
Title :
Complementary structure of memristive devices based passive memory arrays
Author :
Shin, Sangho ; Kim, Kyungmin ; Kang, Sung-Mo
Author_Institution :
Sch. of Eng., Univ. of California, Merced, Merced, CA, USA
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
321
Lastpage :
324
Abstract :
This paper introduces a complementary architecture of memristive devices based passive memories whose unit memory cell is composed of vertically stacked or horizontally placed two memristive devices. This complementary memory architecture does not require sense resistors for cell readout, and thus significantly reduces the memory design complexity by not requiring the design optimization process for the sense resistance. The complementarity written memory array exhibits data-pattern independent voltage detection performance as well as regulated much smaller current consumption compared to the conventional non-complementary passive resistive memories.
Keywords :
CMOS integrated circuits; memristors; passive networks; random-access storage; complementary structure; data-pattern independent voltage detection; memristive devices; passive memory arrays; unit memory cell; Arrays; Memory management; Microprocessors; Performance evaluation; Resistance; Resistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937567
Filename :
5937567
Link To Document :
بازگشت