DocumentCode :
1986292
Title :
Simulation of non-classical faults on the gate level-fault modeling
Author :
Alt, J. ; Mahlstedt, Udo
Author_Institution :
Inst. fur Theor. Elektrotech., Hannover Univ., Germany
fYear :
1993
fDate :
6-8 April 1993
Firstpage :
351
Lastpage :
354
Abstract :
A two-step approach is used to increase the accuracy of fault modeling without sacrificing the efficiency of fault simulation and test pattern generation on the gate level. First, low level faults are mapped onto the gate level and a data base with gate level faults is created. In a second step, fault simulation is performed using this data base. A gate level fault simulator has been modified to perform the simulations. This paper describes the first step and presents a method which maps low level faults onto gate level faults. Existing gate level fault models are extended and new gate level fault models are introduced. In order to demonstrate the feasibility of the approach electrical level shorts and opens have been mapped onto gate level faults for two typical CMOS libraries. For these libraries all shorts and opens can be described accurately by gate level faults.<>
Keywords :
CMOS integrated circuits; digital simulation; fault location; logic CAD; logic gates; CMOS libraries; electrical level shorts; fault modeling; fault simulation; gate level; low level faults; opens; test pattern generation; Availability; CMOS technology; Circuit faults; Circuit simulation; Circuit testing; Libraries; Reliability theory; Safety; Semiconductor device modeling; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1993. Digest of Papers., Eleventh Annual 1993 IEEE
Conference_Location :
Atlantic City, NJ, USA
Print_ISBN :
0-8186-3830-3
Type :
conf
DOI :
10.1109/VTEST.1993.313377
Filename :
313377
Link To Document :
بازگشت