Title :
An FPGA-based irrational decimator for digital receivers
Author :
Beygi, Amir ; Mohammadi, Ali ; Abrishamifar, Adib
Author_Institution :
Dept. of Electr. Eng., Iran Univ. of Sci. & Technol., Tehran
Abstract :
An efficient FPGA implementation of an irrational CIC filter for decimation in digital receivers is presented in this paper. The proposed approach employs dual-port RAMs prevailing in almost all recent FPGAs, favorably decreases the number of used slices and increases the operating frequency. The circuit has been implemented on a Xilinx Virtex-II Pro XC2VP50-6 and has been used in some digital demodulators successfully. The decimator can properly apply a wide range of decimation factors from 1 to some hundreds and can work in frequencies up to 150 MHz in the mentioned FPGA.
Keywords :
demodulators; digital filters; field programmable gate arrays; radio receivers; digital demodulators; digital receivers; field programmable gate arrays; irrational CIC filter; irrational decimator; Circuits; Demodulation; Digital filters; Field programmable gate arrays; Finite impulse response filter; Frequency response; Passband; Programmable logic arrays; Sampling methods; Silicon;
Conference_Titel :
Signal Processing and Its Applications, 2007. ISSPA 2007. 9th International Symposium on
Conference_Location :
Sharjah
Print_ISBN :
978-1-4244-0778-1
Electronic_ISBN :
978-1-4244-1779-8
DOI :
10.1109/ISSPA.2007.4555382