Title :
Advanced Germanium MOS Devices and Technology
Author :
Chui, Chi On ; Saraswat, Krishna C.
Author_Institution :
Department of Electrical Engineering, Stanford University, Stanford, CA 94305 USA; Intel Corporation, Santa Clara, CA 95054 USA, E-mail: chion@stanford.edu
Abstract :
It is believed that below the 65 nm node although the conventional bulk CMOS can be scaled, however, without appreciable performance gains. To continue the scaling of Si CMOS in the sub-65 nm regime, innovative device structures and new mate rials have to be created in order to continue the historic progress in information processing and transmission. One such promising channel material is Ge due to its higher source injection velocity. However, the lack of a sufficiently stable gate dielectric and prior knowledge on doping Ge challenged its MOSFET demonstration. In this paper, we review various advanced Ge MOS device technology on nanoscale gate stack, shallow junction, and low thermal budget integration process, which together have enabled fu nctional metal-gated Ge MOSFETs with high-κ dielectric for the first time.
Keywords :
CMOS process; CMOS technology; Dielectric materials; Doping; Germanium; Information processing; MOS devices; MOSFET circuits; Nanoscale devices; Performance gain;
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
DOI :
10.1109/EDSSC.2005.1635216