DocumentCode :
1986656
Title :
Optimization and implementation of continuous time DSP-systems by using granularity reduction
Author :
Brückmann, Dieter ; Feldengut, Tobias ; Hosticka, Bedrich ; Kokozinski, Rainer ; Konrad, Karsten ; Tavangaran, Nima
Author_Institution :
Univ. of Wuppertal, Wuppertal, Germany
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
410
Lastpage :
413
Abstract :
Systems which perform digital signal processing in continuous-time are attractive for a number of applications like biomedical implants, hearing aids, remote sensors, telecommunications, and audio and speech processing. A main difference to sampled data systems is the realization of the delay elements which must be implemented as quasi-continuous time delay lines. Thus a large chip area is required for the delay elements which are also a critical point of these systems. Therefore in this paper a method will be presented which allows reducing the implementation costs and power consumption of these elements. This can be achieved by granularity reduction without sacrificing performance. Furthermore implementation aspects for an integrated solution will be covered.
Keywords :
circuit optimisation; delay lock loops; digital signal processing chips; continuous time DSP-systems; delay element; digital signal processing; granularity reduction; grranularity reduction; optimization; power consumption; quasicontinuous time delay lines; sampled data system; Baseband; Capacitors; Clocks; Delay; Digital signal processing; Multiplexing; Power demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937589
Filename :
5937589
Link To Document :
بازگشت