Title :
A wide-tuning quasi-type-I PLL with voltage-mode frequency acquisition aid
Author :
Zhang, Zhuo ; Rhee, Woogeun ; Wang, ZhiHua
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
A wide-tuning low-cost PLL architecture with negligible loop filter area is presented. To overcome the static phase error or reference spur problem of the conventional type-I PLL over broad frequency tuning range, a Δ-Σ DAC based real- time frequency acquisition aid method is employed in the PLL voltage domain. Different from other Δ-Σ based frequency acquisition methods mainly used for the type-II all-digital PLL (ADPLL), the proposed method provides inherent quantization noise reduction by the PLL loop filter. Simulation results verify that significant reference spur reduction as well as Δ-Σ noise reduction can be achieved with the proposed architecture.
Keywords :
delta-sigma modulation; digital phase locked loops; quantisation (signal); tuning; Δ-Σ DAC; PLL loop filter; PLL voltage domain; all-digital PLL; broad frequency tuning range; low-cost PLL; quantization noise reduction; quasitype-I PLL; real-time frequency acquisition; reference spur problem; static phase error; voltage-mode frequency acquisition; wide-tuning PLL; Frequency conversion; Frequency modulation; Noise; Phase locked loops; Quantization; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5937605