DocumentCode :
1988040
Title :
A Fast Locking PLL With Phase Error Detector
Author :
Kuo, Yue-Fang ; Weng, Ro-Min ; Liu, Chuan-Yu
Author_Institution :
Department of Electrical Engineering, National Dong Hwa University, Taiwan, R. O. C.
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
423
Lastpage :
426
Abstract :
A fast locking phase-locked loops (PLL) with a phase error detector (PED) circuit is presented. The PED circuit is composed of a dual-slop phase frequency detector and a charge-pump characteristic. The proposed architecture can efficiently reduce both the power dissipation and the acquisition time of the PLL while the loop stability remains unchanged. The proposed PLL is designed in a standard CMOS 0.35μm technology through a 3.3V power supply. The simulation results show that the settling time of the proposed PLL is below 150ns. There is over 50% reduction of the locked time in comparison with the conventional PLLs. The power consumption is 18.5mW at 2.4GHz.
Keywords :
Phase-Locked Loop; charge pump; dual-slop phase frequency detector; lock detector; phase error detector; Bandwidth; Charge pumps; Circuits; Filters; Phase detection; Phase frequency detector; Phase locked loops; Phase noise; Power dissipation; Voltage-controlled oscillators; Phase-Locked Loop; charge pump; dual-slop phase frequency detector; lock detector; phase error detector;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635297
Filename :
1635297
Link To Document :
بازگشت