DocumentCode :
1988149
Title :
Performance evaluation of Network on Chip architectures
Author :
Gehlot, Pratiksha ; Chouhan, Shailesh Singh
Author_Institution :
Dept. of Electron. & Commun., Inst. of Eng.&Technol. DAVV, Indore, India
fYear :
2009
fDate :
22-24 Dec. 2009
Firstpage :
124
Lastpage :
127
Abstract :
A new chip design paradigm Network on Chip (NOC), proposed by many research groups is an important architectural choice for future SOCs. Various proposed Network on Chip (NoC) architecture attempts to address different component level architectures with specific interconnection network topologies and routing techniques, some of the topologies are CLICHE, Folded Torus, BFT, SPIN and Octagon. This research work compares proposed NoC architectures and to evaluate their performance using a simulating tool NS-2. Simulation provides relationship among latency, throughput and packet drop probability for NoC architectures.
Keywords :
integrated circuit design; integrated circuit interconnections; network topology; network-on-chip; CLICHE; NS-2 simulating tool; Octagon architecture; SPIN; butterfly fat tree topology; chip design; chip-level integration of communicating heterogeneous elements; component level architectures; folded torus; interconnection network topologies; network-on-chip; packet drop probability; system-on-chip; Bandwidth; Chip scale packaging; Delay; Multiprocessor interconnection networks; Network topology; Network-on-a-chip; Routing; Switches; System-on-a-chip; Throughput; Latency; NoC; Throughput; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Electronic and Photonic Devices & Systems, 2009. ELECTRO '09. International Conference on
Conference_Location :
Varanasi
Print_ISBN :
978-1-4244-4846-3
Type :
conf
DOI :
10.1109/ELECTRO.2009.5441156
Filename :
5441156
Link To Document :
بازگشت