Title :
Counteracting power analysis attack using Static Single-ended Logic
Author :
Zadeh, Amir Khatib ; Gebotys, Catherine ; Ardalan, Shahab
Author_Institution :
Dept. of E&CE, Univ. of Waterloo, Waterloo, ON, Canada
Abstract :
Dynamic and Differential Logics (DDLs) used for providing resistance against power analysis consume significant area. In order to tackle the area cost this paper examines using a Static and Single-ended Logic (SSL) for designing gates and registers which are resistant against power analysis. Current-Balanced Logic (CBL) is chosen and an empirical analysis is conducted for evaluating the effectiveness of CBL in a test chip fabricated in 0.18μm CMOS process. The increased resistance obtained by CBL requires significantly less area than the previously reported logic level countermeasures. No complex layout methodology as the one used for DDL is needed for implementation of CBL. The results presented in this paper are important for providing resistance against power analysis for area-constrained applications with no battery operated supply.
Keywords :
logic circuits; power integrated circuits; current-balanced logic; dynamic and differential logics; empirical analysis; power analysis attack; static single-ended logic; CMOS integrated circuits; Clocks; Correlation; Logic gates; Power demand; Registers; Resistance;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5937667