DocumentCode :
1988756
Title :
Impact of high-k dielectrics and spacer layers on the elctrical performance of symmetrical double gate MOSFETs
Author :
Bhattacherjee, Swagata ; Biswas, Abhijit
Author_Institution :
Inst. of Radio Phys. & Electron., Univ. of Calcutta, Kolkata, India
fYear :
2009
fDate :
22-24 Dec. 2009
Firstpage :
37
Lastpage :
40
Abstract :
In this paper, analytical models for threshold voltage Vt and subthreshold slope S for symmetric double gate MOSFETs with high-k dielectrics are proposed. Analytical approaches for predicting Vt and S are developed by considering effects of fringing electric field, interface trap charge density and sidewall spacers. The proposed model has been employed to calculate Vt, S and drain induced barrier lowering (DIBL) of DG MOSFETs with different gate dielectrics for various values of effective oxide thickness (EOT). Also the effect of sidewall spacers on Vt has been predicted. Accuracy of models has been verified by comparing analytical results obtained from proposed models with the reported simulated data.
Keywords :
MOSFET; high-k dielectric thin films; interface states; drain induced barrier lowering; effective oxide thickness; electrical performance; high-k dielectrics; interface trap charge density; sidewall spacers; symmetrical double gate MOSFET; Analytical models; Boundary conditions; Conformal mapping; Electric potential; High-K gate dielectrics; Leakage current; MOSFETs; Physics; Poisson equations; Threshold voltage; DG MOSFETs; DIBL; FIBL; subthreshold slope; threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Electronic and Photonic Devices & Systems, 2009. ELECTRO '09. International Conference on
Conference_Location :
Varanasi
Print_ISBN :
978-1-4244-4846-3
Type :
conf
DOI :
10.1109/ELECTRO.2009.5441178
Filename :
5441178
Link To Document :
بازگشت