Title :
A semi-static threshold-triggered delay element for low power applications
Author :
Jung, Louis H. ; Lehmann, Torsten ; Suaning, Gregg J. ; Lovell, Nigel H.
Author_Institution :
Grad. Sch. of Biomed. Eng., Univ. of New South Wales, Sydney, NSW, Australia
Abstract :
Delay elements are used in integrated circuits (ICs) to meet design specific timing requirements. Delays are often generated by increasing the input transition times. For long delays, such a signal generally results in prolonged short-circuit current either within the delay element itself or at the subsequent stage, elevating the overall power consumption of the system. In this paper, a novel CMOS semi-static threshold triggered delay element architecture is proposed, that can also be configured to work with other conventional delay elements, to minimize the short-circuit current over a wide delay range resulting in a predictable output delay and reduced power consumption. The semi-static threshold-triggered delay element is fabricated in a commercial 0.35 μm CMOS technology and comparative results show significant improvements in operating range and power consumption over other well-known delay elements.
Keywords :
CMOS integrated circuits; delay circuits; low-power electronics; CMOS semistatic threshold triggered delay element architecture; integrated circuits; low power applications; power consumption; size 0.35 mum; Capacitance; Delay; Frequency measurement; Inverters; Power demand; Transistors; Voltage measurement;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5937695