DocumentCode :
1989540
Title :
P2E-DWT: A parallel and pipelined efficient VLSI architecture of 2-D Discrete Wavelet Transform
Author :
Ghantous, Milad ; Bayoumi, Magdy
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Louisiana at Lafayette, Lafayette, LA, USA
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
941
Lastpage :
944
Abstract :
Discrete Wavelet Transforms has surpassed its counterparts due to its attractive properties, and hence been adopted by image processing algorithms. However, with the emergence of real-time resource constrained embedded imaging platforms, DWT manifests as a bottleneck. This article presents a hardware implementation for 2-D DWT. An area-efficient, parallel and pipelined architecture is proposed with a modified image scan coupled with "multiplier-free" multiplications. Through simulations and implementation, the proposed scheme proves to be a fast, area and power efficient solution for DWT.
Keywords :
VLSI; discrete wavelet transforms; image processing; 2D discrete wavelet transform; P2E-DWT; image processing; modified image scan; multiplier-free multiplication; parallel pipelined efficient VLSI architecture; real-time resource constrained embedded imaging platform; Computer architecture; Discrete wavelet transforms; Hardware; Image processing; Signal resolution; Very large scale integration; Discrete Wavelet Transforms; distributed arithmetic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937722
Filename :
5937722
Link To Document :
بازگشت