DocumentCode :
1989620
Title :
Integer-pel Motion Estimation specific instructions and their hardware architecture for ASIP
Author :
Eun, Hee Kwan ; Hwang, Sung Jo ; Sunwoo, Myung Hoon ; Kim, Young Hwan ; Kim, Hi Seok
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
953
Lastpage :
956
Abstract :
This paper proposes Integer-pel Motion Estimation (IME) specific instructions and their hardware architecture for Application Specific Instruction-set Processor (ASIP). With parallel SAD Processing Elements (PEs) using pattern information, the proposed IME instruction supports not only the full search algorithm but also various fast search algorithms. Moreover, the revisiting prevention technique enables that the proposed ASIP can efficiently perform the fast search operations. The gate count is 43K gates for each Processing Element Group (PEG) which has 256 SAD PEs. The proposed ASIP with eight PEGs runs at 160MHz and can handle 1080p@30 frames in real-time.
Keywords :
instruction sets; motion estimation; pattern recognition; video coding; ASIP; SAD processing elements; application specific instruction-set processor; hardware architecture; integer-pel motion estimation; pattern information; Algorithm design and analysis; Clocks; Computer architecture; Hardware; Motion estimation; Real time systems; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937725
Filename :
5937725
Link To Document :
بازگشت