DocumentCode :
1990023
Title :
Modeling of the Effects of Process Variations on Circuit Delay at 65nm
Author :
Harish, B.P. ; Patil, Mahesh B. ; Bhat, Navakanta
Author_Institution :
Department of Electrical Communication Engineering, Indian Institute of Science, Bangalore-560012, India. email: harish@ece.iisc.ernet.in
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
761
Lastpage :
764
Abstract :
A novel methodology for modeling the effects of process variations on circuit delay performance is proposed by relating the variations in process parameters to variations in delay metric of a complex digital circuit. The delay of a 2-input NAND gate with 65nm gate length transistors is extensively characterized by mixed-mode simulations which is then used as a library element. The variation in saturation current Ionat the device level, and the variation in rising/falling edge stage delay for the NAND gate at the circuit level, are taken as performance metrics. A 4-bit x 4-bit Wallace tree multiplier circuit is used as a representative combinational circuit to demonstrate the proposed methodology. The variation in the multiplier delay is characterized, to obtain delay distributions, by an extensive Monte Carlo analysis. An analytical model based on CV/I metric is proposed, to extend this methodology for a generic technology library with a variety of library elements.
Keywords :
Monte Carlo analysis; analytical modeling; delay distribution; mixed-mode simulations; process variations; Analytical models; Circuit simulation; Computational modeling; Delay effects; Digital circuits; Fluctuations; Implants; Integrated circuit technology; Monte Carlo methods; Software libraries; Monte Carlo analysis; analytical modeling; delay distribution; mixed-mode simulations; process variations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635388
Filename :
1635388
Link To Document :
بازگشت