DocumentCode :
1990657
Title :
Use of selective precharge for low-power on the match lines of content-addressable memories
Author :
Zukowski, Charles A. ; Wang, Shao-Yi
Author_Institution :
Dept. of Electr. Eng., Columbia Univ., New York, NY, USA
fYear :
1997
fDate :
11-12 Aug 1997
Firstpage :
64
Lastpage :
68
Abstract :
In a CMOS content-addressable memory (CAM), a large amount of energy is generally expended charging and discharging most of the match lines on most cycles. In this paper we explore the use of selective precharge to significantly reduce this problem. The comparator/memory array is partitioned such that a small subset does a portion of each comparison calculation first, and each comparator in the main part of the array is only activated if still needed afterwards. It is shown that such an approach does not necessarily increase the cycle time, but it does affect the timing within a cycle. Estimates are given for the optimal partitioning and the resulting energy savings
Keywords :
CMOS memory circuits; comparators (circuits); content-addressable storage; logic partitioning; CMOS; content-addressable memories; cycle time; energy savings; match lines; optimal partitioning; partitioned comparator/memory array; selective precharge; CADCAM; CMOS technology; Capacitance; Communication networks; Computer aided manufacturing; Logic arrays; Logic gates; Routing; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design and Testing, 1997. Proceedings., International Workshop on
Conference_Location :
San Jose, CA
ISSN :
1087-4852
Print_ISBN :
0-8186-8099-7
Type :
conf
DOI :
10.1109/MTDT.1997.619397
Filename :
619397
Link To Document :
بازگشت