Title :
Parallel Architecture Implementation of a Reliable (k,n) Image Sharing Scheme
Author :
Esposito, Robert ; Mountney, John ; Bai, Li ; Silage, Dennis
Author_Institution :
Dept. of Electr. & Comput. Eng., Temple Univ., Temple, TX, USA
Abstract :
This paper presents a hardware implementation of a secure and reliable k-out-of-n threshold based secret image sharing method. The secret image is divided into n image shares so that any k image shares are sufficient to reconstruct the secret image in a lossless manner, but (k-1) or fewer image shares cannot reveal anything about the secret image. This secret sharing method comprises multiple independent computations which are conducive to parallel processing architectures. Fine-grained field programmable gate array (FPGA) architectures are the near optimal hardware platform for performing parallel processing. This paper illustrates the design and implementation of the secret image sharing method for 8-bit grayscale images on an FPGA which enhances execution time. On average, it was found that the FPGA executes image sharing and reconstruction approximately 300 times faster than a microprocessor operating on the same image.
Keywords :
field programmable gate arrays; image reconstruction; matrix algebra; parallel architectures; fine-grained field programmable gate array architectures; grayscale images; image sharing scheme; k-out-of-n threshold based secret image sharing method; parallel processing architectures; secret image reconstruction; Computer architecture; Concurrent computing; Cryptography; Field programmable gate arrays; Gray-scale; Hardware; Image reconstruction; Microprocessors; Parallel architectures; Parallel processing; FPGA; Image Sharing; Parallel Processing;
Conference_Titel :
Parallel and Distributed Systems, 2008. ICPADS '08. 14th IEEE International Conference on
Conference_Location :
Melbourne, VIC
Print_ISBN :
978-0-7695-3434-3
DOI :
10.1109/ICPADS.2008.38