Title : 
CNF encodings of cardinality in formal methods for robustness checking of gate-level circuits
         
        
            Author : 
Velev, Miroslav N. ; Gao, Ping
         
        
            Author_Institution : 
Aries Design Autom., LLC, Chicago, IL, USA
         
        
        
        
        
        
            Abstract : 
With decreasing transistor sizes, the susceptibility of digital circuits to soft errors will increase. Thus, the need to efficiently evaluate the robustness of a gate-level circuit to multiple simultaneous soft errors. We compare the efficiency of various CNF schemes for encoding of cardinality constraints, which control the number of simultaneously injected soft errors in a gate-level circuit, when the robustness of the circuit is computed with SAT-based formal methods.
         
        
            Keywords : 
computability; digital circuits; encoding; CNF encodings; SAT-based formal methods; cardinality constraints; conjunctive normal form; digital circuits; gate-level circuits; soft errors; Adders; Circuit faults; Design automation; Encoding; Logic gates; Optimization; Robustness;
         
        
        
        
            Conference_Titel : 
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
         
        
            Conference_Location : 
Rio de Janeiro
         
        
        
            Print_ISBN : 
978-1-4244-9473-6
         
        
            Electronic_ISBN : 
0271-4302
         
        
        
            DOI : 
10.1109/ISCAS.2011.5937854