Title :
The design of a six-digit digital clock with a four-digit seven-segment display module
Author_Institution :
Dept. of Electron. Eng., Nat. Kaohsiung Univ. of Appl. Sci., Kaohsiung, Taiwan
Abstract :
This paper presents a field programmable gate array (FPGA) prototype of a 6-digit digital clock displaying time on a four-digit seven-segment LED module. The design of the digital clock is based on the Very High Speed Integrated Circuit Hardware Description Language (VHDL) hardware description language, synthesized by the Xilinx Synthesis Technology (XST) synthesizer, and implemented per Spatan-3 xc3s200-4ft256 FPGA chip. The circuit was tested to run on the Spartan-3 Starter Board. The resources utilization after the Integrated Software Environment (ISE) design flow is reported. Two accuracy test results are provided, the possible error sources are discussed and one possible approach to identify the error source is offered. The design itself suggests a common time tool for many digital applications.
Keywords :
LED displays; clocks; field programmable gate arrays; hardware description languages; very high speed integrated circuits; Spartan-3 starter board; Xilinx synthesis technology; circuit testing; error source; field programmable gate array prototype; four digit seven segment LED module; four digit seven segment display module; integrated software environment design flow; resource utilization; six digit digital clock; very high speed integrated circuit hardware description language; xc3s200-4ft256 FPGA chip; Clocks; Crystals; Decoding; Field programmable gate arrays; Light emitting diodes; Multiplexing; Switches; FPGA; ISE; VHDL; XST; time interval; time point;
Conference_Titel :
Electrical and Control Engineering (ICECE), 2011 International Conference on
Conference_Location :
Yichang
Print_ISBN :
978-1-4244-8162-0
DOI :
10.1109/ICECENG.2011.6058086