DocumentCode :
1995412
Title :
A dynamic calibration scheme for on-chip process and temperature variations
Author :
Raymond, Mina ; Ghoneima, Maged ; Ismail, Yehea
Author_Institution :
Nanoelectron. Integrated Syst. Center (NISC), Northwestern Univ., Cairo, Egypt
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
2047
Lastpage :
2050
Abstract :
A process and temperature variation calibration scheme is proposed in this paper. The proposed system uses the supply voltage and body bias to calibrate the device parameters to match those of a certain process corner that is determined by the system designer. This scheme is characterized by its ability to dynamically change the desired mapping target according to the computational load. Moreover, the proposed system provides the ability to detect and control the n- and p-type variations independently through the use of an all-n and all-p ring oscillators. The calibration system has been implemented and simulated in TSMC 90-nm technology. Simulation results show that the system was able to reduce frequency spread (sigma) from 75 MHz to an average of 10 MHz and frequency variations from 34% to 3.1%. The results also show the system´s ability to compensate for dynamic load variations.
Keywords :
calibration; scaling circuits; body bias; computational load; dynamic calibration scheme; dynamic load variations; mapping target; on chip process; supply voltage; system designer; temperature variations; Calibration; Frequency control; Oscillators; Performance evaluation; Temperature measurement; Temperature sensors; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937999
Filename :
5937999
Link To Document :
بازگشت