Title :
Controllable delay-insensitive processes and their reflection, interaction and factorisation
Author :
Kapoor, Hemangee K. ; Josephs, Mark B.
Author_Institution :
Dhirubhai Ambani Inst. of Inf. & Commun. Technol., Gandhinagar, India
Abstract :
Delay-insensitive processes are typically implemented as asynchronous logic blocks; the possibility of transmission interference along the wires that connect them is considered to be a design error. Using DI-Algebra, the concepts of controllability, reflection, testing by interaction, and design by factorisation are explored. In general, a controllable process should be twice reflected so as to make it as abstract as possible.
Keywords :
algebra; control system analysis; controllability; logic design; DI-Algebra; asynchronous logic blocks; delay-insensitive processes; design by factorisation; design error; testing by interaction; transmission interference; Communication system control; Controllability; Delay; Interference; Process control; Reflection; Safety; System recovery; Testing; Wires;
Conference_Titel :
Application of Concurrency to System Design, 2005. ACSD 2005. Fifth International Conference on
Print_ISBN :
0-7695-2363-3
DOI :
10.1109/ACSD.2005.9