DocumentCode :
1995876
Title :
Automated transistor sizing for FPGA architecture exploration
Author :
Kuon, Ian ; Rose, Jonathan
Author_Institution :
Edward S. Rogers Sr. Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON
fYear :
2008
fDate :
8-13 June 2008
Firstpage :
792
Lastpage :
795
Abstract :
The creation of an FPGA requires extensive transistor-level design. This is necessary for both the final design, and during architecture exploration, when many different logic and routing architectures are considered. For such explorations, it is not feasible to spend significant amounts of time on transistor-level design. This paper presents an automated transistor sizing tool for FPGA architecture exploration that uses a two-phased approach - a coarse rapid phase with simple modeling followed by refinement with much more accurate models. The output of the system is a design optimized towards a specific area-delay criterion. We compare the quality of our results to prior manual and partially automated approaches. Also, our tool has been used to produce hundreds of candidate architectures which we are releasing to support future high quality explorations.
Keywords :
field programmable gate arrays; logic design; transistors; FPGA architecture exploration; automated transistor sizing; extensive transistor-level design; logic architecture; partially automated approach; routing architecture; two-phased approach; Algorithm design and analysis; Circuit topology; Computer architecture; Delay; Design optimization; Field programmable gate arrays; Logic design; Routing; Strontium; Table lookup; FPGA; Optimization; Transistor Sizing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. DAC 2008. 45th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
978-1-60558-115-6
Type :
conf
Filename :
4555927
Link To Document :
بازگشت