DocumentCode :
1996780
Title :
Low-dropout regulators: Hybrid-cascode compensation to improve stability in nano-scale CMOS technologies
Author :
Aminzadeh, Hamed ; Serdijn, Wouter
Author_Institution :
Delft Univ. of Technol., Delft, Netherlands
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
2293
Lastpage :
2296
Abstract :
A modified circuit-level strategy to improve the speed/stability trade-off of low-dropout regulators is presented. The technique, called hybrid-cascode compensation, is applied to stabilize the regulation loop. When designed carefully, results prove the efficacy of this method in minimizing output settling time under various transient conditions. Equivalently, power consumption and/or die area can be minimized for the same settling time. Employing this technique, a 0.7V-10mA voltage regulator with a minimum line voltage of IV has been designed in 90nm CMOS technology. With improved settling time, stability is guaranteed for load capacitors as low as 50pF. Power supply rejection is always better than -30dB for all frequencies.
Keywords :
CMOS integrated circuits; nanoelectronics; circuit level strategy; hybrid cascode compensation; load capacitors; low dropout regulators; nanoscale CMOS technologies; output settling time; power supply rejection; regulation loop; stability; Bandwidth; CMOS integrated circuits; Capacitors; Circuit stability; Noise; Regulators; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5938060
Filename :
5938060
Link To Document :
بازگشت