DocumentCode :
1997284
Title :
A reconfigurable baseband processor for wireless OFDM synchronization sub-system
Author :
Abdelall, Mahmoud ; Shalash, Ahmed F. ; Fahmy, Hossam A H
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
2385
Lastpage :
2388
Abstract :
In this paper, an Application Specific Instruction-set Processor (ASIP) architecture to perform all OFDM synchronization tasks is proposed. While applicable to many OFDM systems, the proposed architecture is tested on Long Term Evolution (LTE Rel. 8) and WiMAX 802.16e systems. The synchronization tasks include, but not limited to symbol timing, fine carrier frequency offset (CFO) estimation, coarse CFO estimation, cell search, residual CFO estimation and sampling clock frequency offset estimation. The engine is scalable and runs at 120 MHz with a total gate count of 118k and control overhead less than 10% of total processing cycles. The results of software simulations as well as the results of verilog synthesis are presented.
Keywords :
Long Term Evolution; OFDM modulation; WiMax; hardware description languages; instruction sets; sampling methods; software radio; synchronisation; WiMAX 802.16e system; application specific instruction set processor architecture; cell search; coarse CFO estimation; fine carrier frequency offset estimation; frequency 120 MHz; long term evolution; processing cycle; reconfigurable baseband processor; residual CFO estimation; sampling clock frequency offset estimation; software simulation; verilog synthesis; wireless OFDM synchronization subsystem; Computer architecture; Copper; Correlation; Engines; Estimation; OFDM; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5938083
Filename :
5938083
Link To Document :
بازگشت