Title :
A Capture-Safe Test Generation Scheme for At-Speed Scan Testing
Author :
Wen, X. ; Miyase, K. ; Kajihara, S. ; Furukawa, H. ; Yamato, Y. ; Takashima, A. ; Noda, K. ; Ito, H. ; Hatayama, K. ; Aikyo, T. ; Saluja, K.K.
Author_Institution :
Dept. of CSE, Kyushu Inst. of Technol., Iizuka
Abstract :
Capture-safety, defined as the avoidance of any timing error due to unduly high launch switching activity in capture mode during at-speed scan testing, is critical for avoiding test- induced yield loss. Although point techniques are available for reducing capture IR-drop, there is a lack of complete capture-safe test generation flows. The paper addresses this problem by proposing a novel and practical capture-safe test generation scheme, featuring (1) reliable capture-safety checking and (2) effective capture-safety improvement by combining X-bit identification & X-filling with low launch- switching-activity test generation. This scheme is compatible with existing ATPG flows, and achieves capture-safety with no changes in the circuit-under-test or the clocking scheme.
Keywords :
automatic test pattern generation; safety; timing; ATPG flow; X-bit identification; X-filling; at-speed scan testing; capture safety; capture-safe test generation flow; circuit-under-test; clocking scheme; effective capture-safety improvement; high launch switching activity; low launch-switching-activity test generation; reliable capture-safety checking; test-induced yield loss; timing error; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Clocks; Costs; Delay estimation; Indium tin oxide; Semiconductor device testing; Timing; At-Speed Scan Testing; Capture Mode; Test Relaxation; X-Filling; Yield Loss;
Conference_Titel :
Test Symposium, 2008 13th European
Conference_Location :
Verbania
Print_ISBN :
978-0-7695-3150-2
DOI :
10.1109/ETS.2008.13