Title :
Stateful logic pipeline architecture
Author :
Kim, Kyosun ; Shin, Sangho ; Kang, Sung-Mo
Author_Institution :
Dept. of Electron. Eng., Univ. of Incheon, Incheon, South Korea
Abstract :
Recently, researchers have demonstrated that memristive switches can be used to implement logic and latches as well as memory and programmable interconnects. In this paper, we propose a novel stateful logic pipeline architecture based on memristive switches. CMOS control switches are used to isolate stateful logic units so that multiple operations can be executed in parallel. Since basic operation of the stateful logic, namely material implication, cannot fan out, a new AND basic operation which can duplicate output is proposed. The basic unit of the proposed architecture is designed to execute multiple basic operations concurrently in a step so that each basic unit implements a large fan-in OR or NOR gate. Due to the fine grain ultra-deep constant-throughput pipeline properties, design paradigm shifts are required. We address some of the issues, in particular logic representation using Staged OR-NOR Graphs (SONGs), and data synchronization with data forwarding.
Keywords :
CMOS logic circuits; NOR circuits; flip-flops; switches; AND basic stateful logic operation; CMOS control switch; SONG; cannot fan out stateful logic operation; data forwarding; data synchronization; fan-in NOR gate; fan-in OR gate; fine-grain ultradeep constant-throughput pipeline property; latch; logic pipeline architecture; material implication stateful logic operation; memory interconnection; memristive switch; paradigm shifts design; programmable interconnection; staged OR-NOR graph; stateful logic unit isolation; CMOS integrated circuits; Computer architecture; Control systems; Driver circuits; Logic gates; Pipelines; Synchronization;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5938111