Title :
An Innovative and Low-Cost Industrial Flow for Reliability Characterization of SoCs
Author :
Appello, D. ; Bernardi, P. ; Cagliesi, R. ; Giancarlini, M. ; Grosso, M.
Author_Institution :
STMicroelectronics, Agrate
Abstract :
This paper describes a novel approach to enhance the process of reliability characterization for VLSI SoC products. To do this, we exploit Design for Test and Diagnosis structures in combination with new low-cost tester features and architecture. The main focus of our work is to obtain a modeling of the degradation of selected parameters measurable through at-speed testing. The paper reviews the current approach for reliability characterization and shows the achieved enhancement on efficiency and effectiveness. Results shown are related to experiments run on a vehicle released on a 90 nm technology.
Keywords :
VLSI; design for testability; reliability; semiconductor device reliability; system-on-chip; SoC; VLSI; design for test; diagnosis structures; industrial flow; low cost; reliability characterization; size 90 nm; Automatic testing; Bismuth; Degradation; Design for testability; Materials reliability; Performance evaluation; Semiconductor device reliability; Stress; Vehicles; Wires; dft; reliability characterization; soc;
Conference_Titel :
Test Symposium, 2008 13th European
Conference_Location :
Verbania
Print_ISBN :
978-0-7695-3150-2
DOI :
10.1109/ETS.2008.27