DocumentCode
1998319
Title
Fuse-N: Framework for Unified Simulation Environment for Network-on-Chip
Author
Raina, Ashwini ; Muthukumar, V.
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Nevada Las Vegas, Las Vegas, NV
fYear
2009
fDate
27-29 April 2009
Firstpage
871
Lastpage
876
Abstract
Current uni-processor centric modeling methodology does not address the new design challenges introduced by MPSoCs, thus calling for efficient simulation frameworks capable of capturing the interplay between the application, the architecture, and the network. Addressing these new challenges requires a framework that assists the designer at different abstraction levels of system design. This paper concentrates on developing a framework for unified simulation environment for NoCs (fuse-N) which simplifies the design space exploration for NoCs by offering a comprehensive simulation support. The framework synthesizes the network infrastructure and the communication model and optimizes application mapping for design constraints. The proposed framework is a hardware-software co-design implementation using SystemC 2.1 and C++. Simulation results show the various design space explorations that can be performed by our framework.
Keywords
circuit simulation; network-on-chip; C++; SystemC 2.1; communication model; hardware-software co-design implementation; network infrastructure; network-on-chip; system design; unified simulation environment; uniprocessor centric modeling methodology; Computational modeling; Computer networks; Computer simulation; Delay; Design optimization; Network synthesis; Network-on-a-chip; Routing; Space exploration; Throughput; NoC; Simulation framework; task scheduling and mapping;
fLanguage
English
Publisher
ieee
Conference_Titel
Information Technology: New Generations, 2009. ITNG '09. Sixth International Conference on
Conference_Location
Las Vegas, NV
Print_ISBN
978-1-4244-3770-2
Electronic_ISBN
978-0-7695-3596-8
Type
conf
DOI
10.1109/ITNG.2009.237
Filename
5070733
Link To Document