DocumentCode :
1998969
Title :
An expandable current-mode ADC with power optimization technique
Author :
Bhatia, Veepsa ; Pandey, Neeta ; Bhattacharyya, Asok
Author_Institution :
Dept. of ECE, Indira Gandhi Inst. of Technol., Delhi, India
fYear :
2012
fDate :
15-17 March 2012
Firstpage :
765
Lastpage :
770
Abstract :
A low delay and speed efficient current mode Analog to Digital Converter has been described. The Analog to digital converter architecture generates 4-bit digital output in two stages. Different current comparator architectures have been used in the design and for each, the effect on the speed and area of the Analog to digital converter has been determined. Further, a power optimization technique has been suggested to reduce dynamic power dissipation in the ADC. It has been designed using 0.18 μm CMOS technology and simulation results have been obtained using PSpice.
Keywords :
CMOS integrated circuits; SPICE; analogue-digital conversion; comparators (circuits); optimisation; An expandable current-mode ADC; CMOS technology; PSPICE; analogue-digital conversion; current comparator architectures; power optimization technique; size 0.18 mum; word length 4 bit; CMOS integrated circuits; Delay; Logic gates; Optimization; Power dissipation; Switches; Transistors; ADC; current comparators; current-mode; power optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Recent Advances in Information Technology (RAIT), 2012 1st International Conference on
Conference_Location :
Dhanbad
Print_ISBN :
978-1-4577-0694-3
Type :
conf
DOI :
10.1109/RAIT.2012.6194551
Filename :
6194551
Link To Document :
بازگشت