DocumentCode :
2000338
Title :
Bus in a new light [parallel optical link]
Author :
Aloisio, A. ; Cevenini, F. ; Fiore, D.J.
Author_Institution :
Dipt. di Sci. Fisiche & INFN, Univ. di Napoli Federico II, Italy
fYear :
1999
fDate :
1999
Firstpage :
423
Lastpage :
426
Abstract :
We describe a parallel optical link based on the SIEMENS´ PAROLI DC chip-set-a 22-bit optical parallel bus. A companion link controller has been designed around XILINX FPGAs, in order to transmit 32-bit data plus 4-bit flags at 40 MHz with parity check. The FPGA design handles the user payload at 40 MHz and performs segmentation and reassembly at 200 MHz. In this work, emphasis is put on the FPGA interface to the SIEMENS´ chip-set-a design which puts to the proof the FPGA architecture. We also present POLAR (Parallel Optical Link Architecture), a VME board which implements a full duplex parallel optical link using this structure: bus in a new light
Keywords :
field programmable gate arrays; high energy physics instrumentation computing; optical fibre communication; 22-bit optical parallel bus; FPGA design; PAROLI DC chip-set; Parallel Optical Link Architecture; VME board; XILINX FPGAs; full duplex parallel optical link; link controller; parallel optical link; user payload; Bandwidth; Clocks; Computer architecture; Data acquisition; Field programmable gate arrays; High speed optical techniques; Optical crosstalk; Optical fiber communication; Optical transmitters; Vertical cavity surface emitting lasers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real Time Conference, 1999. Santa Fe 1999. 11th IEEE NPSS
Conference_Location :
Sante Fe, NM
Print_ISBN :
0-7803-5463-X
Type :
conf
DOI :
10.1109/RTCON.1999.842659
Filename :
842659
Link To Document :
بازگشت