DocumentCode :
2000555
Title :
Full copper wiring in a sub-0.25 /spl mu/m CMOS ULSI technology
Author :
Edelstein, D. ; Heidenreich, J. ; Goldblatt, R. ; Cote, W. ; Uzoh, C. ; Lustig, N. ; Roper, P. ; McDevitt, T. ; Motsiff, W. ; Simon, A. ; Dukovic, J. ; Wachnik, R. ; Rathore, H. ; Schulz, R. ; Su, L. ; Luce, S. ; Slattery, J.
Author_Institution :
Semicond. Res. & Dev. Center, IBM Corp., Hopewell Junction, NY, USA
fYear :
1997
fDate :
10-10 Dec. 1997
Firstpage :
773
Lastpage :
776
Abstract :
We present the first fully integrated ULSI CMOS/copper interconnect technology. Up to 6 Cu wiring levels are built at minimum metal-contacted pitch of 0.63 /spl mu/m, with W local-interconnect and contact levels and a polycontacted pitch of 0.81 /spl mu/m, on a fully-scaled sub 0.25 /spl mu/m, 1.8 V CMOS technology. The Cu wiring has advantages of significantly lower resistance, higher allowed current density, and increased scalability, relative to comparable Ti/Al(Cu) wiring. These benefits in turn have enabled the scaling of pitch and thickness, from reduced-capacitance, high-density lower levels to low RC global wiring levels, consistent with high-performance and high-density needs. The integrated Cu hardware was evaluated according to a comprehensive set of yield, reliability, and stress tests. This included fully functional, high-density 288 K SRAM chips which were packaged into product modules and successfully tested for reliability. Overall, we find the results for full Cu wiring meet or exceed the standards set by our Al(Cu)/W-stud technology.
Keywords :
CMOS integrated circuits; SRAM chips; ULSI; copper; integrated circuit interconnections; integrated circuit reliability; integrated circuit yield; 0.25 micron; 0.63 micron; 0.81 micron; 1.8 V; 288 Kbit; Cu; Cu interconnect; Cu wiring; SRAM chips; W; W local-interconnect; current density; reliability tests; resistance; scalability; stress tests; sub-0.25 /spl mu/m CMOS ULSI technology; yield tests; CMOS technology; Copper; Current density; Hardware; SRAM chips; Scalability; Stress; Testing; Ultra large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1997. IEDM '97. Technical Digest., International
Conference_Location :
Washington, DC, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-4100-7
Type :
conf
DOI :
10.1109/IEDM.1997.650496
Filename :
650496
Link To Document :
بازگشت