Title :
Evaluation of circuit reliability based on distribution of different signal input patterns
Author :
Singh, N.S.S. ; Hamid, N.H. ; Asirvadam, V.S. ; Khalid, U. ; Anwer, J.
Author_Institution :
Electr. & Electron. Eng. Dept., Univ. Teknol. PETRONAS, Tronoh, Malaysia
Abstract :
As digital logic circuit are being fabricated at nanometer scale, the reliability of the circuit becomes an important issue. Therefore the reliability modeling is increasingly important subject to be considered in designing modern logic integrated circuits at submicron level. This drives a need to compute reliability measure for nano-scale circuits. Two main reliability measuring tools used commonly in the literature are e.g. Probabilistic Gate Model (PGM) and Boolean Difference-based Error Calculator (BDEC) other than Probabilistic Transfer Matrix (PTM). Here, the research work is constrained to PGM and BDEC models only as PTM model consume higher execution time and memory usage. This paper looks into the accuracy of circuit´s reliability evaluation by BDEC compared to control reliability evaluation method, PGM. Both models are able to estimate circuit´s reliability in the presence of soft errors. It is shown that BDEC model gives higher reliability values compared to PGM model for a set of circuits with same functionality but as the complexity of the circuits and the gate error values increases, BDEC tend to be inferior compared to PGM. This occurrence is explained in this paper using distribution of different signal input patterns overtime for same functionality circuits. Simulation results conclude that the reliability measure for BDEC depends on the circuit design (though with same functionality), gate error and probability of the input signal, being one or zero.
Keywords :
digital circuits; integrated circuit reliability; logic circuits; Boolean difference-based error calculator; circuit reliability; digital logic circuit; logic integrated circuits; nano-scale circuits; probabilistic gate model; probabilistic transfer matrix; reliability evaluation; reliability measure; reliability modeling; signal input patterns; Error probability; Integrated circuit modeling; Integrated circuit reliability; Logic gates; Probabilistic logic; Reliability engineering; boolean difference-based error calculator (BDEC); logic circuits; probabilistic gate model (PGM); reliability evaluation;
Conference_Titel :
Signal Processing and its Applications (CSPA), 2012 IEEE 8th International Colloquium on
Conference_Location :
Melaka
Print_ISBN :
978-1-4673-0960-8
DOI :
10.1109/CSPA.2012.6194679