Title :
Dual standard re-configurable hardware interleaver for turbo decoding
Author :
Asghar, Rizwan ; Liu, Dake
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping
Abstract :
A very low cost re-configurable hardware interleaver for two standards, 3GPP-WCMDA and 3GPP Long Term Evolution (3GPP-LTE) is presented. The interleaver is a key component of radio communication systems. Using conventional design methods, it consumes a large part of silicon area in the design of turbo encoder and decoder. The presented hardware interleaver address generation architecture, utilizes the algorithmic level hardware simplifications to achieve very low cost solution. After doing the hardware optimizations the proposed architecture consumes only 3.1 k gates with a 256 times 8 bit memory for the fully re-configurable dual standard interleaver address generator. The interleaved address is computed every clock cycle except the case of pruning (if block size is less than the row-column matrix) in 3GPP-WCDMA. In this case one additional clock cycle is consumed for valid address generation.
Keywords :
3G mobile communication; broadband networks; code division multiple access; interleaved codes; turbo codes; 3GPP long term evolution; 3GPP-WCMDA; address generator; clock cycle; dual standard re-configurable hardware interleaver; hardware optimizations; radio communication systems; turbo decoding; Computer architecture; Costs; Decoding; Error correction codes; Forward error correction; Hardware; Multiaccess communication; Radio communication; Silicon; Turbo codes; Hardware interleaver; LTE; WCDMA; permutation polynomial; turbo codes;
Conference_Titel :
Wireless Pervasive Computing, 2008. ISWPC 2008. 3rd International Symposium on
Conference_Location :
Santorini
Print_ISBN :
978-1-4244-1652-3
Electronic_ISBN :
978-1-4244-1653-0
DOI :
10.1109/ISWPC.2008.4556314