DocumentCode :
2005164
Title :
A practical method of clock synchronization in 2-out-of-3 system
Author :
Si Li ; Wanggen Wan ; Lei Pan
Author_Institution :
Sch. of Commun. & Inf. Eng., Shanghai Univ., Shanghai, China
fYear :
2011
fDate :
14-16 Nov. 2011
Firstpage :
304
Lastpage :
306
Abstract :
We expound an operable method derived from convergence-nonaveraging algorithm to solve the problem of clock synchronization in 2-out-of-3 system in engineering application. Because of the high reliable and safe requirements, the drift rate of synchronized logic clock must be as small as possible. We use the minimum offset to compute the adjusted value. Through the simulation both in software and hardware, the maximum drift rate is less than 0.1% and the maximum synchronous cycle is less than 6 cycles.
Keywords :
clocks; logic design; synchronisation; 2-out-of-3 system; clock synchronization; convergence-nonaveraging algorithm; drift rate; engineering application; maximum synchronous cycle; synchronized logic clock; 2oo3; fault-tolerant; high reliability and safety; minimum offset;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Wireless Mobile and Computing (CCWMC 2011), IET International Communication Conference on
Conference_Location :
Shanghai
Type :
conf
DOI :
10.1049/cp.2011.0897
Filename :
6194854
Link To Document :
بازگشت