DocumentCode :
2008326
Title :
Transparent SOC: on-chip analyzing techniques and implementation for embedded processor
Author :
Saen, Makoto ; Nakagawa, Motohiro ; Nishimoto, Junichi ; Kodama, Tomoyuki ; Arakawa, Fumio
Author_Institution :
Hitachi Ltd., Tokyo, Japan
fYear :
2004
fDate :
12-15 Sept. 2004
Firstpage :
51
Lastpage :
54
Abstract :
An on-chip analysis technique for SOC, which enables system performance to be improved, was developed. The key to this technique is the synchronized analysis of the whole SOC. This is made possible by a circuit structure in which small circuits for analysis are distributed at points on the SOC to be analyzed, and these circuits operate in synchronization through a special network. Benchmarks for multimedia operations (including MPEG encoding) show that this analysis enables us to improve system performance by 17% with minimum trial-and-error. In addition, it was confirmed that the negative impact on chip area when applying this technique is very small. And it is concluded that SOC design time can be shortened during the system-development stage by using this technique.
Keywords :
embedded systems; integrated circuit design; microprocessor chips; system-on-chip; MPEG encoding; SOC design; embedded processor; multimedia benchmarks; on-chip analysis; transparent SOC; Central Processing Unit; Circuit analysis; Degradation; Encoding; Multimedia systems; Optimization; Performance analysis; System performance; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2004. Proceedings. IEEE International
Print_ISBN :
0-7803-8445-8
Type :
conf
DOI :
10.1109/SOCC.2004.1362348
Filename :
1362348
Link To Document :
بازگشت