DocumentCode :
2009390
Title :
Keynote 2 NoC´s at the center of chip architecture: Urgent needs (today) and what they must become (future)
Author :
Chien, A.
Author_Institution :
Intel Corp., Santa Clara, CA
fYear :
2009
fDate :
10-13 May 2009
Firstpage :
103
Lastpage :
103
Abstract :
The collision of large-scale computational capabilities (multi-core) and system-scale integration (system-on-chip) have produced a landscape in which networks-on-chip are a central critical element of system design. However, the traditional approaches and requirements from these two communities are quite different with divergence in requirements of cost, regularity, power, methodology, compatibility, features, etc. This talk will survey the landscape of modern NoC design, and point out challenging new opportunities and directions for the NoC research community. Open challenges include-how to reconcile performance with cost, what functions are within scope for NoC, how to reconcile performance with heterogeneity, how to reconcile performance with long-term compatibility, and so on. The central architectural importance of networks-on-chip are now clear, the challenges are to define the architectural approaches and paths which enable robust, efficient, high-performance, cost-effective, and of course rapidly designed systems.
Keywords :
computer architecture; integrated circuit design; network-on-chip; NoC design; center-of-chip architecture; networks-on-chip; system-on-chip; system-scale integration; Application software; Computer architecture; Computer networks; Computer science; Costs; Large scale integration; Machinery; Network-on-a-chip; Robustness; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks-on-Chip, 2009. NoCS 2009. 3rd ACM/IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4142-6
Type :
conf
DOI :
10.1109/NOCS.2009.5071457
Filename :
5071457
Link To Document :
بازگشت