DocumentCode
2009563
Title
An embedded read only memory architecture with a complementary and two interchangeable power/performance design points
Author
Eustis, Steven
Author_Institution
IBM Microelectron., Essex Junction, VT, USA
fYear
2004
fDate
12-15 Sept. 2004
Firstpage
187
Lastpage
190
Abstract
This paper focuses on the features of a 0.13 μm embedded, compilable read only memory (ROM). A complementary array cell is described which increases and maintains signal margins across array sizes despite the ever-increasing capacitive coupling effects and lower voltages of each succeeding technology generation. A new architecture is described which allows a customer to switch between two different power/performance design points while only changing the metal wiring in the ROM via a compiler. Hardware data is presented which illustrates the success of the array design and difference between the two power/performance design points.
Keywords
cellular arrays; embedded systems; open systems; program compilers; read-only storage; wiring; 0.13 micron; ROM; array cell; capacitive coupling effects; compiler; embedded read only memory architecture; hardware data; interchangeability; metal wiring; power performance design; signal margins; Capacitance; Chip scale packaging; Coupling circuits; Memory architecture; Microelectronics; Read only memory; Signal generators; Switches; Voltage; Wiring;
fLanguage
English
Publisher
ieee
Conference_Titel
SOC Conference, 2004. Proceedings. IEEE International
Print_ISBN
0-7803-8445-8
Type
conf
DOI
10.1109/SOCC.2004.1362403
Filename
1362403
Link To Document