Title : 
Communication on a segmented bus
         
        
            Author : 
Seceleanu, Tiberiu
         
        
            Author_Institution : 
Dept. of Inf. Technol., Turku Univ., Finland
         
        
        
        
        
        
            Abstract : 
In this study, we discuss communication aspects concerning a segmented bus platform. Placed somewhere midway between the classical system bus and the network on chip approaches, the segmented bus architecture provides certain performance improvements in comparison with the first, while employing a much simpler communication structure and algorithm than those thought for the second. Our implementation strategy targets an FPGA technology. The result comes as a parameterized communication scheme for system on chip designers.
         
        
            Keywords : 
data communication; field programmable gate arrays; system buses; system-on-chip; FPGA; algorithm structure; communication structure; network on chip; parameterized communication; segmented bus communication; segmented bus platform; system bus; system on chip design; Assembly systems; Clocks; Field programmable gate arrays; Frequency synchronization; Information technology; Modems; Network-on-a-chip; Stress; System buses; System-on-a-chip;
         
        
        
        
            Conference_Titel : 
SOC Conference, 2004. Proceedings. IEEE International
         
        
            Print_ISBN : 
0-7803-8445-8
         
        
        
            DOI : 
10.1109/SOCC.2004.1362409