DocumentCode :
2009672
Title :
Robust self-aligned via process for 64nm pitch Dual-Damascene interconnects using pitch split double exposure patterning scheme
Author :
Tomizawa, H. ; Chen, S.T. ; Horak, D. ; Kato, H. ; Yin, Y. ; Ishikawa, M. ; Kelly, J. ; Koay, C.S. ; Landie, G. ; Burns, S. ; Tsumura, K. ; Tagami, M. ; Shobha, H. ; Sankarapandian, M. ; Van der Straten, O. ; Maniscalco, J. ; Vo, T. ; Arnold, J. ; Colburn
Author_Institution :
Toshiba America Electron. Components Inc., Albany, NY, USA
fYear :
2011
fDate :
8-12 May 2011
Firstpage :
1
Lastpage :
3
Abstract :
A self-aligned via(SAV) process was employed to build 64nm pitch Dual-Damascene(DD) interconnects using a pitch split double exposure pattering scheme to form the Cu lines. TiN hardmask (HM) density and thickness were optimized to achieve the SAV process and DD structure build. We present STEM cross sections of the structures after TiN HM deposition, HM open and DD RIE to determine the minimum required TiN HM thickness for the SAV process. We characterized the TiN loss for each RIE step from cross section results and defined the optimal TiN thickness for 64nm pitch interconnects. Using the optimized TiN thickness, we fabricated DD structures and compared the metal-to-via short electrical performance for SAV and non-SAV processes to show the overlay (OL) impact on shorts yield. Structures fabricated using the SAV process have excellent yield regardless of the degree of via misalignment in the SAV direction since no via CD growth occurs in the constrained SAV direction, while those processed with a non-SAV scheme show via yield degradation with increasing via misalignment. Also, with respect to misalignment in the non-SAV direction, there were no significant electrical differences between structures made using SAV and non-SAV approaches.
Keywords :
integrated circuit interconnections; masks; nanopatterning; scanning-transmission electron microscopy; sputter etching; Cu; RIE step; STEM cross section; TiN; copper lines; hardmask; metal-to-via short electrical performance; overlay impact; pitch dual-damascene interconnect; pitch split double exposure patterning scheme; self-aligned via process; size 64 nm; yield degradation; Metallization; Resists; Shape; Tin; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference and 2011 Materials for Advanced Metallization (IITC/MAM), 2011 IEEE International
Conference_Location :
Dresden
ISSN :
pending
Print_ISBN :
978-1-4577-0503-8
Type :
conf
DOI :
10.1109/IITC.2011.5940305
Filename :
5940305
Link To Document :
بازگشت