DocumentCode :
2012184
Title :
Process Algebra Based SoC Test Scheduling for Test Time Minimization
Author :
Shao, Jingbo ; Ma, Guangsheng ; Yang, Zhi ; Zhang, Ruixue
Author_Institution :
Dept. of Comput. Sci. & Technol., Harbin Eng. Univ., Harbin
fYear :
2008
fDate :
7-9 April 2008
Firstpage :
134
Lastpage :
138
Abstract :
Test scheduling is crucially important for optimal SoC test automation to allocate the limited available test resources. The minimized test application time can be achieved by test pipelining. However the test power consumption incurred during test procedure must be controlled in order not to offend the allowed maximal power dissipation thus avoiding damaging the system under test. Process algebra is the adept to deal with concurrent behaviors, based on this, the test scheduling scheme for SoC cores concurrent test is outlined by mapping the parallel test actions into concurrent processes. The algorithm for SoC test scheduling based on process algebra (TS-PA) under multiple constraints (test power dissipation, test resources and test priorities) is given. Experimental results prove the effectiveness of the proposed method.
Keywords :
concurrency control; integrated circuit testing; parallel processing; process algebra; resource allocation; scheduling; system-on-chip; SoC test scheduling; concurrent processing; optimal SoC test automation; parallel test action; power consumption; process algebra; resource allocation; test time minimization; Algebra; Automatic control; Automatic testing; Automation; Control systems; Energy consumption; Pipeline processing; Power dissipation; Resource management; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
Conference_Location :
Montpellier
Print_ISBN :
978-0-7695-3291-2
Electronic_ISBN :
978-0-7695-3170-0
Type :
conf
DOI :
10.1109/ISVLSI.2008.88
Filename :
4556783
Link To Document :
بازگشت