Title : 
Stability and performance optimization of InGaAs-OI and GeOI hetero-channel SRAM cells
         
        
            Author : 
Hu, Vita Pi-Ho ; Ming-Long Fan ; Pin Su ; Ching-Te Chuang
         
        
        
        
        
        
            Abstract : 
InGaAs-OI and GeOI SRAM cells using optimized threshold voltage (Vt) design to enhance the intrinsic variation immunity of high-performance (super-threshold) and low-voltage (near-/sub-threshold) 6T SRAM cells are presented. For low-voltage SRAMs operating at low Vdd, low-Vt design shows smaller variability while the design trade-off between performance and leakage should be considered. For high-performance SRAMs operating at high Vdd, high-Vt design shows smaller variability. Moreover, compared with the SOI SRAMs with high-Vt design, InGaAs-OI/GeOI hetero-channel SRAM cells with high-Vt design exhibit improved Read/Write stability and performance, and maintain comparable RSNM variations for the high-performance SRAM applications.
         
        
            Keywords : 
III-V semiconductors; SRAM chips; gallium arsenide; germanium; indium compounds; Ge; GeOI hetero-channel SRAM cell; InGaAs; InGaAs-OI; RSNM variation; high-performance 4T SRAM cell; intrinsic variation immunity; low-voltage 6T SRAM cell; optimized threshold voltage design; read-write stability; Logic gates; MOSFETs; Performance evaluation; Random access memory; Stability analysis; Tunneling; Wireless sensor networks;
         
        
        
        
            Conference_Titel : 
Solid-State Device Research Conference (ESSDERC), 2012 Proceedings of the European
         
        
            Conference_Location : 
Bordeaux
         
        
        
            Print_ISBN : 
978-1-4673-1707-8
         
        
            Electronic_ISBN : 
1930-8876
         
        
        
            DOI : 
10.1109/ESSDERC.2012.6343337