Title :
Power Modeling in SystemC at Transaction Level, Application to a DVFS Architecture
Author :
Lebreton, Hugo ; Vivet, Pascal
Author_Institution :
CEA-Leti, MINATEC, Grenoble
Abstract :
With growing integration, power consumption is becoming a challenging issue for mobile systems. Todaypsilas complex SoCs integrate advanced power management strategies, at both HW and SW level. HW mechanisms such as clock gating, power switches or voltage and frequency scaling optimize dynamically the power profile. In such architectures, power estimation at application level is a major concern for proper power optimization. SystemC at the transaction level is adapted and largely adopted by the industry as a simulation tool. We propose in this paper a generic way to instrument a SystemC/TLM platform in order to model power consumption at a coarse grain. The proposed approach has been applied to model an advanced DVFS architecture based on a network-on-chip.
Keywords :
circuit simulation; low-power electronics; network-on-chip; power consumption; DVFS architecture; SoC; SystemC; TLM platform; advanced power management strategies; clock gating; frequency scaling; hardware level; mobile systems; network-on-chip; power consumption; power estimation; power modeling; power optimization; power switches; simulation tool; software evel; voltage scaling; Clocks; Energy consumption; Energy management; Frequency; Instruments; Monitoring; Network-on-a-chip; Power system management; Power system modeling; Timing;
Conference_Titel :
Symposium on VLSI, 2008. ISVLSI '08. IEEE Computer Society Annual
Conference_Location :
Montpellier
Print_ISBN :
978-0-7695-3291-2
Electronic_ISBN :
978-0-7695-3170-0
DOI :
10.1109/ISVLSI.2008.71