Title :
Low power BIST via non-linear hybrid cellular automata
Author :
Corno, Fulvio ; Rebaudengo, Maurizio ; Reorda, Matteo Sonza ; Squillero, Giovanni ; Violante, Massimo
Author_Institution :
Dipt. di Autom. e Inf., Politecnico di Torino, Italy
Abstract :
In the last decade, researchers devoted much effort to reduce the average power consumption in VLSI systems during normal operation mode, while power consumption during test operation mode was usually neglected. However, during test application, circuits are subjected to an activity level higher than the normal one: the extra power consumption due to test application may thus cause severe hazards to circuit reliability. Moreover, it can dramatically shorten battery life when periodic testing of battery-powered systems is considered. In this paper we propose an algorithm to design a test pattern generator based on cellular automata for testing combinational circuits that effectively reduces power consumption while attaining high fault coverage. Experimental results show that our approach reduces the power consumed during test by 34% on average, without affecting fault coverage, test length and area overhead
Keywords :
VLSI; built-in self test; cellular automata; combinational circuits; fault diagnosis; integrated circuit reliability; integrated circuit testing; logic testing; VLSI systems; area overhead; average power consumption; circuit reliability; combinational circuits; fault coverage; low power BIST; nonlinear hybrid cellular automata; periodic testing; test length; test operation mode; Batteries; Built-in self-test; Circuit faults; Circuit testing; Energy consumption; Hazards; Life testing; Power system reliability; System testing; Very large scale integration;
Conference_Titel :
VLSI Test Symposium, 2000. Proceedings. 18th IEEE
Conference_Location :
Montreal, Que.
Print_ISBN :
0-7695-0613-5
DOI :
10.1109/VTEST.2000.843823