Title :
Measuring STI Stress Effect on CMOS Transistor by Stepping through the Channel Width
Author :
Tan, Philip Beow Yew ; Kordesch, Albert Victor ; Ahmad, Wan Rosmaria Wan ; Sidek, Othman
Author_Institution :
Dept. of Device Modeling, Silterra Malaysia Sdn. Bhd.
Abstract :
This paper proposed a method that can measure the shallow trench isolation (STI) stress effect on transistor in the direction of channel width. Instead of implanting the entire channel (fixed width of 10mum), one portion of the channel (with fixed implant opening width of 0.5mum) was only implanted. By using this method, the channel edge can be brought away from the STI edge, where the active area is under high compressive stress. The results show that when the effective channel is near to the STI edge (high transverse compressive stress), both NMOS and PMOS transistors have higher threshold voltage, Vt and lower drain current, Id
Keywords :
CMOS integrated circuits; integrated circuit measurement; isolation technology; stress effects; 0.5 micron; CMOS transistor; channel edge; channel width direction; fixed implant opening width; shallow trench isolation stress effect; transverse compressive stress; CMOS technology; Compressive stress; Conference proceedings; Implants; MOS devices; MOSFETs; Microwave devices; Radio frequency; Stress measurement; Threshold voltage;
Conference_Titel :
RF and Microwave Conference, 2006. RFM 2006. International
Conference_Location :
Putra Jaya
Print_ISBN :
0-7803-9745-2
Electronic_ISBN :
0-7803-9745-2
DOI :
10.1109/RFM.2006.331063