DocumentCode :
2021465
Title :
Design and Simulation of an Improved Soft-Switched Synchronous Buck Converter
Author :
Yahaya, N.Z. ; Begam, K.M. ; Awan, M.
Author_Institution :
Univ. Teknol. PETRONAS, Tronoh
fYear :
2009
fDate :
25-29 May 2009
Firstpage :
751
Lastpage :
756
Abstract :
This paper proposes an improved soft switched synchronous buck converter in a fixed load condition. The switching energy can be fully recovered during current commutation phase in the gate driver while the diode conduction losses in the low and high side switches can be substantially reduced by employing additional L and C resonant in the circuit. Using PSpice simulation, the optimization technique has been studied. From the predetermined pulse width of the generated signals, the optimized resonant inductor current is observed to generate less oscillation and hence lower the switching loss. In addition, an optimized dead time interval is inserted between high side and low side of the transistors in the synchronous buck converter to minimize their body diode conduction losses. The detailed operations of both circuits are analyzed.
Keywords :
SPICE; network synthesis; power convertors; switching convertors; PSpice simulation; diode conduction loss; fixed load condition; gate driver; improved soft-switched synchronous buck converter; optimized dead time interval; switching energy; Buck converters; Circuit simulation; Diodes; Driver circuits; Pulse generation; RLC circuits; Resonance; Signal generators; Switches; Switching circuits; PSpice Simulation; Resonant Gate Driver; Soft Switching; Synchronous Buck Converter; ZVS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Modelling & Simulation, 2009. AMS '09. Third Asia International Conference on
Conference_Location :
Bali
Print_ISBN :
978-1-4244-4154-9
Electronic_ISBN :
978-0-7695-3648-4
Type :
conf
DOI :
10.1109/AMS.2009.62
Filename :
5072082
Link To Document :
بازگشت